

# SVENSK STANDARD SS-EN IEC 62271-101

FastställdUtgåvaSidaAnsvarig kommitté2022-01-2631 (1+157)SEK TK 17AC

© Copyright SEK Svensk Elstandard. Reproduction in any form without permission is prohibited.

# Kopplingsapparater för spänning över 1 kV – Del 101: Syntetisk provning

High-voltage switchgear and controlgear – Part 101: Synthetic testing

Som svensk standard gäller europastandarden EN IEC 62271-101:2021. Den svenska standarden innehåller den officiella engelska språkversionen av EN IEC 62271-101:2021.

### Nationellt förord

Europastandarden EN IEC 62271-101:2021\*)

består av:

- europastandardens ikraftsättningsdokument, utarbetat inom CENELEC
- IEC 62271-101, Third edition, 2021<sup>\*)</sup> High-voltage switchgear and controlgear -Part 101: Synthetic testing

utarbetad inom International Electrotechnical Commission, IEC.

Standarden ska användas tillsammans med SS-EN IEC 62271-100, utgåva 3, 2021.

Tidigare fastställd svensk standard SS-EN 62271-101, utgåva 2, 2013 med ändring SS-EN 62271-101/A1:2018, gäller ej fr o m 2024-08-31.

<sup>\*)</sup>Corrigendum EN IEC 62271-101:2021/AC:2021-11 ingår i standarden. Corrigendum No 1, October 2021 till IEC 62271-101:2021 är inarbetat i standarden

ICS 29.130.10

Denna standard är fastställd av SEK Svensk Elstandard, som också kan lämna upplysningar om **sakinnehållet** i standarden. Postadress: Box 1284, 164 29 KISTA Telefon: 08 - 444 14 00. E-post: sek@elstandard.se. Internet: www.elstandard.se

#### Standarder underlättar utvecklingen och höjer elsäkerheten

Det finns många fördelar med att ha gemensamma tekniska regler för bl a mätning, säkerhet och provning och för utförande, skötsel och dokumentation av elprodukter och elanläggningar.

Genom att utforma sådana standarder blir säkerhetsfordringar tydliga och utvecklingskostnaderna rimliga samtidigt som marknadens acceptans för produkten eller tjänsten ökar.

Många standarder inom elområdet beskriver tekniska lösningar och metoder som åstadkommer den elsäkerhet som föreskrivs av svenska myndigheter och av EU.

#### SEK är Sveriges röst i standardiseringsarbetet inom elområdet

SEK Svensk Elstandard svarar för standardiseringen inom elområdet i Sverige och samordnar svensk medverkan i internationell och europeisk standardisering. SEK är en ideell organisation med frivilligt deltagande från svenska myndigheter, företag och organisationer som vill medverka till och påverka utformningen av tekniska regler inom elektrotekniken.

SEK samordnar svenska intressenters medverkan i SEKs tekniska kommittéer och stödjer svenska experters medverkan i internationella och europeiska projekt.

### Stora delar av arbetet sker internationellt

Utformningen av standarder sker i allt väsentligt i internationellt och europeiskt samarbete. SEK är svensk nationalkommitté av International Electrotechnical Commission (IEC) och Comité Européen de Normalisation Electrotechnique (CENELEC).

Standardiseringsarbetet inom SEK är organiserat i referensgrupper bestående av ett antal tekniska kommittéer som speglar hur arbetet inom IEC och CENELEC är organiserat.

Arbetet i de tekniska kommittéerna är öppet för alla svenska organisationer, företag, institutioner, myndigheter och statliga verk. Den årliga avgiften för deltagandet och intäkter från försäljning finansierar SEKs standardiseringsverksamhet och medlemsavgift till IEC och CENELEC.

#### Var med och påverka!

Den som deltar i SEKs tekniska kommittéarbete har möjlighet att påverka framtida standarder och får tidig tillgång till information och dokumentation om utvecklingen inom sitt teknikområde. Arbetet och kontakterna med kollegor, kunder och konkurrenter kan gynnsamt påverka enskilda företags affärsutveckling och bidrar till deltagarnas egen kompetensutveckling.

Du som vill dra nytta av dessa möjligheter är välkommen att kontakta SEKs kansli för mer information.

### SEK Svensk Elstandard

Box 1284 164 29 Kista Tel 08-444 14 00 www.elstandard.se

# EUROPEAN STANDARD NORME EUROPÉENNE EUROPÄISCHE NORM

# EN IEC 62271-101

September 2021

ICS 29.130.10

Supersedes EN 62271-101:2013 and all of its amendments and corrigenda (if any)

**English Version** 

# High-voltage switchgear and controlgear - Part 101: Synthetic testing (IEC 62271-101:2021)

Appareillage à haute tension - Partie 101: Essais synthétiques (IEC 62271-101:2021) Hochspannungs-Schaltgeräte und -Schaltanlagen - Teil 101: Synthetische Prüfung (IEC 62271-101:2021)

This European Standard was approved by CENELEC on 2021-08-31. CENELEC members are bound to comply with the CEN/CENELEC Internal Regulations which stipulate the conditions for giving this European Standard the status of a national standard without any alteration.

Up-to-date lists and bibliographical references concerning such national standards may be obtained on application to the CEN-CENELEC Management Centre or to any CENELEC member.

This European Standard exists in three official versions (English, French, German). A version in any other language made by translation under the responsibility of a CENELEC member into its own language and notified to the CEN-CENELEC Management Centre has the same status as the official versions.

CENELEC members are the national electrotechnical committees of Austria, Belgium, Bulgaria, Croatia, Cyprus, the Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Iceland, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta, the Netherlands, Norway, Poland, Portugal, Republic of North Macedonia, Romania, Serbia, Slovakia, Slovenia, Spain, Sweden, Switzerland, Turkey and the United Kingdom.



European Committee for Electrotechnical Standardization Comité Européen de Normalisation Electrotechnique Europäisches Komitee für Elektrotechnische Normung

CEN-CENELEC Management Centre: Rue de la Science 23, B-1040 Brussels

© 2021 CENELEC All rights of exploitation in any form and by any means reserved worldwide for CENELEC Members.

Ref. No. EN IEC 62271-101:2021 E

# **European foreword**

The text of document 17A/1312/FDIS, future edition 3 of IEC 62271-101, prepared by SC 17A "Switching devices" of IEC/TC 17 "High-voltage switchgear and controlgear" was submitted to the IEC-CENELEC parallel vote and approved by CENELEC as EN IEC 62271-101:2021.

The following dates are fixed:

- latest date by which the document has to be implemented at national (dop) 2022-05-31 level by publication of an identical national standard or by endorsement
- latest date by which the national standards conflicting with the (dow) 2024-08-31 document have to be withdrawn

This document supersedes EN 62271-101:2013 and all of its amendments and corrigenda (if any).

Attention is drawn to the possibility that some of the elements of this document may be the subject of patent rights. CENELEC shall not be held responsible for identifying any or all such patent rights.

Any feedback and questions on this document should be directed to the users' national committee. A complete listing of these bodies can be found on the CENELEC website.

# **Endorsement notice**

The text of the International Standard IEC 62271-101:2021 was approved by CENELEC as a European Standard without any modification.

# Annex ZA (normative)

# Normative references to international publications with their corresponding European publications

The following documents are referred to in the text in such a way that some or all of their content constitutes requirements of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

NOTE 1 Where an International Publication has been modified by common modifications, indicated by (mod), the relevant EN/HD applies.

NOTE 2 Up-to-date information on the latest versions of the European Standards listed in this annex is available here: <u>www.cenelec.eu</u>.

| Publication   | <u>Year</u> | Title                                                                                        | <u>EN/HD</u>           | Year |
|---------------|-------------|----------------------------------------------------------------------------------------------|------------------------|------|
| IEC 62271-100 | 2021        | High-voltage switchgear and controlgear<br>Part 100: Alternating-current circuit<br>breakers | -EN IEC 62271-100<br>- | 2021 |





Edition 3.0 2021-07

# INTERNATIONAL STANDARD

NORME INTERNATIONALE



High-voltage switchgear and controlgear – Part 101: Synthetic testing

Appareillage à haute tension – Partie 101: Essais synthétiques

INTERNATIONAL ELECTROTECHNICAL COMMISSION

COMMISSION ELECTROTECHNIQUE INTERNATIONALE

ICS 29.130.10

ISBN 978-2-8322-1004-6

Warning! Make sure that you obtained this publication from an authorized distributor. Attention! Veuillez vous assurer que vous avez obtenu cette publication via un distributeur agréé.

 Registered trademark of the International Electrotechnical Commission Marque déposée de la Commission Electrotechnique Internationale

SEK Svensk Elstandard

# CONTENTS

| FC | DREWO    | RD                                                                                                                                               | 9   |
|----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1  | Scop     | e                                                                                                                                                | .11 |
| 2  | Norm     | native references                                                                                                                                | 11  |
| 3  | Term     | s and definitions                                                                                                                                | 11  |
| 4  | Syntl    | netic testing techniques and methods for short-circuit breaking tests                                                                            | 13  |
|    | 4.1      | Basic principles and general requirements for synthetic breaking test                                                                            |     |
|    |          | methods                                                                                                                                          | .13 |
|    | 4.1.1    | General                                                                                                                                          | .13 |
|    | 4.1.2    | High-current interval                                                                                                                            | .14 |
|    | 4.1.3    | Interaction interval                                                                                                                             | .15 |
|    | 4.1.4    | High-voltage interval                                                                                                                            | .15 |
|    | 4.2      | Synthetic test circuits and related specific requirements for breaking tests                                                                     | .18 |
|    | 4.2.1    | Current injection methods                                                                                                                        | .18 |
|    | 4.2.2    | Voltage injection method                                                                                                                         | 19  |
|    | 4.2.3    | Duplicate circuit method (transformer or Skeats circuit)                                                                                         | 20  |
|    | 4.2.4    | Other synthetic test methods                                                                                                                     | 20  |
| _  | 4.3      | Three-phase synthetic test methods                                                                                                               | 20  |
| 5  | Synti    | netic testing techniques and methods for short-circuit making tests                                                                              | 24  |
|    | 5.1      | Basic principles and general requirements for synthetic making test methods                                                                      | .24 |
|    | 5.1.1    | General                                                                                                                                          | .24 |
|    | 5.1.2    | High-voltage interval                                                                                                                            | .27 |
|    | 5.1.3    | Pre-arcing interval                                                                                                                              | 27  |
|    | 5.1.4    | Latching interval and fully closed position                                                                                                      | .27 |
|    | 5.2      | Synthetic test circuit and related specific requirements for making tests                                                                        | .27 |
|    | 5.2.1    | General                                                                                                                                          | .27 |
|    | 5.2.2    | Test circuit and test requirements                                                                                                               | .27 |
| _  | 5.2.3    | Alternative test method with reduced voltage                                                                                                     | .32 |
| 7  | Туре     | tests                                                                                                                                            | .33 |
|    | 7.102    | General                                                                                                                                          | .33 |
|    | 7.104    | Demonstration of arcing times                                                                                                                    | .34 |
|    | 7.107    | Terminal fault tests                                                                                                                             | .45 |
|    | 7.109    | Short-line fault tests                                                                                                                           | .49 |
|    | 7.110    | Out-of-phase making and breaking tests                                                                                                           | .50 |
|    | 7.111    | Capacitive current tests                                                                                                                         | .50 |
| Ar | nnex A ( | normative) Correction of d <i>i</i> /d <i>t</i> and TRV for test duty T100a                                                                      | .53 |
|    | A.1      | General                                                                                                                                          | .53 |
|    | A.2      | Reduction in d <i>i</i> /d <i>t</i>                                                                                                              | .53 |
|    | A.3      | Corrected TRV for the first-pole-to-clear with required asymmetry                                                                                | .53 |
|    | A.4      | Correction of the d <i>i</i> /d <i>t</i> and TRV of the first-pole-to-clear for tests with intermediate asymmetry                                | 60  |
|    | A.5      | Correction of the $di/dt$ and TRV of the second- or last-pole-to-clear with major extended loop with required asymmetry during three-phase tests | 61  |
|    | A.6      | Correction of the di/dt and TRV during tests with a subsequent minor loop                                                                        | .61 |
|    | A.7      | Calculation of the di/dt and TRV of the first-pole-to-clear                                                                                      | .61 |
|    | A.7.1    | General                                                                                                                                          | .61 |
|    | A.7.2    | Calculation of d <i>i</i> /d <i>t</i>                                                                                                            | 61  |

| A.7.3                    | Calcul               | ation of TRV                                                                    | 62    |
|--------------------------|----------------------|---------------------------------------------------------------------------------|-------|
| A.7.4 Exam               |                      | ples of calculation of d <i>i</i> /d <i>t</i> and TRV                           | 64    |
| Annex B (normative)      |                      | Tolerances on test quantities for type tests                                    | 66    |
| Annex C (                | normative)           | Information to be given and results to be recorded for synthetic                |       |
| tests                    |                      |                                                                                 | 69    |
| C.1                      | General              |                                                                                 | 69    |
| C.2                      | Auxiliary ci         | rcuit-breaker                                                                   | 69    |
| C.3                      | Test condit          | tions                                                                           | 69    |
| C.4                      | Quantities           | to be recorded                                                                  | 69    |
| C.4.1                    | Gener                | al                                                                              | 69    |
| C.4.2                    | Voltag               | les                                                                             | 69    |
| C.4.3                    | Currer               | nts                                                                             | 69    |
| Annex D (                | normative)           | Test procedure using a three-phase current circuit and one                      |       |
| voltage ci               | rcuit                |                                                                                 | 70    |
| D.1                      | Test circuit         | t                                                                               | 70    |
| D.2                      | Test metho           | od                                                                              | 71    |
| D.2.1                    | Gener                | al                                                                              | 71    |
| D.2.2                    | Test d               | uty T100s(b)                                                                    | 71    |
| D.2.3                    | Test d               | uty T100a                                                                       | 80    |
| D.2.4                    | Combi                | ination of first-pole-to-clear factors 1,3 and 1,5                              | 89    |
| Annex E (                | normative)           | Splitting of test duties in test series taking into account the                 | 00    |
|                          |                      |                                                                                 | 92    |
| E.1                      | General              |                                                                                 | 92    |
| E.2                      | Test-duties          | s 110, 130, 160, 1100s(b), OP1 and OP2(b)                                       | 92    |
| E.2.1                    | Test p               | rocedure for first-pole-to-clear factors 1,5 and 2,5                            | 92    |
| E.2.2                    | lest p               | rocedure for first-pole-to-clear factors 1,3 and 2,0                            | 93    |
| E.2.3                    |                      | rocedure for first-pole-to-clear factor 1,2                                     | 94    |
| E.3                      | lest duty l          | 100a                                                                            | 95    |
| E.3.1                    | Gener                | al                                                                              | 95    |
| E.3.2                    |                      | rocedure for first-pole-to-clear factor 1,5                                     | 96    |
| E.3.3                    |                      | rocedure for first-pole-to-clear factor 1,3                                     | 97    |
| E.3.4                    | lest p               | rocedure for first-pole-to-clear factor 1,2                                     | 99    |
| E.4                      | Combinatio           | on of first-pole-to-clear factors                                               |       |
| E.4.1                    | Gener                |                                                                                 | 100   |
| E.4.2                    | T30, T               | 60 and T100s(b)                                                                 | 100   |
| E.4.3                    | Combi<br>and O       | ination of first-pole-to-clear factors 2,0 and 2,5 for test duties OP1<br>P2(b) | 101   |
| E.4.4                    | Combi                | ination of first-pole-to-clear factors 1,3 and 1,5 for test duty T100a          | .102  |
| Annex F (                | informative)         | ) Three-phase synthetic test circuits                                           | .114  |
| F.1                      | General              |                                                                                 |       |
| F.2                      | Three-phas           | se synthetic combined circuit                                                   |       |
| F.3                      | Three-phas           | se synthetic circuit with injection in all phases                               |       |
| F.4                      | Three-phas           | se synthetic circuit with injection in two phases                               |       |
| Annex G (<br>circuit-bre | informative<br>akers | ) Examples of test circuits for metal-enclosed and dead tank                    | 122   |
| Annex H (                | informative          | ) Step-by-step method to prolong arcing                                         | 133   |
| Annex I (ii              | nformative)          | Synthetic methods for capacitive current tests                                  | . 135 |
| 1.1                      | General              |                                                                                 | 135   |

| 1.2                                                                                        | Recovery voltage                                                                                                                  | 135 |  |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|--|
| 1.3                                                                                        | Combined current and voltage circuits                                                                                             | 135 |  |
| 1.4                                                                                        | Making tests                                                                                                                      | 136 |  |
| 1.5                                                                                        | Current chopping                                                                                                                  | 136 |  |
| I.6                                                                                        | Examples test circuits                                                                                                            | 136 |  |
| Annex J (I                                                                                 | normative) Synthetic test methods for circuit-breakers with opening resistors                                                     | 145 |  |
| J.1                                                                                        | General                                                                                                                           | 145 |  |
| J.2                                                                                        | Conditions                                                                                                                        | 145 |  |
| J.2.1                                                                                      | General                                                                                                                           | 145 |  |
| J.2.2                                                                                      | Transient recovery voltage interval                                                                                               | 145 |  |
| J.2.3                                                                                      | Power-frequency recovery voltage interval                                                                                         | 145 |  |
| J.3                                                                                        | Multiple step test procedure                                                                                                      | 145 |  |
| J.3.1                                                                                      | General                                                                                                                           | 145 |  |
| J.3.2                                                                                      | Test to verify the re-ignition behaviour of the making and breaking unit                                                          | 146 |  |
| J.3.3                                                                                      | Test to verify the re-ignition behaviour of the making and breaking unit during short circuit test duties with any test method    | 147 |  |
| J.3.4                                                                                      | Tests on resistor switch(s)                                                                                                       | 148 |  |
| J.4                                                                                        | Test requirements                                                                                                                 | 149 |  |
| J.4.1                                                                                      | General                                                                                                                           | 149 |  |
| J.4.2                                                                                      | Testing of the making and breaking unit                                                                                           | 150 |  |
| J.4.3                                                                                      | Testing of the resistor switch                                                                                                    | 151 |  |
| J.4.4                                                                                      | Test of the resistor stack                                                                                                        | 151 |  |
| Annex K (                                                                                  | informative) Combination of current injection and voltage injection methods                                                       | 152 |  |
| K.1                                                                                        | Current injection methods                                                                                                         | 152 |  |
| K.2                                                                                        | Voltage injection methods                                                                                                         | 152 |  |
| K.3                                                                                        | Combined current and voltage injection circuits                                                                                   | 152 |  |
| K.3.1                                                                                      | General                                                                                                                           | 152 |  |
| K.3.2                                                                                      | Combined current and voltage injection circuit with application of full test voltage to earth                                     | 152 |  |
| K.3.3                                                                                      | Combined current and voltage injection circuit with separated application of test voltage                                         | 152 |  |
| Bibliograp                                                                                 | hv                                                                                                                                | 155 |  |
| 9.sp                                                                                       | .,                                                                                                                                |     |  |
| Figure 1 -                                                                                 | Interrupting process – Basic time intervals                                                                                       | 14  |  |
| Figure 2 – Examples of evaluation of initial recovery voltage                              |                                                                                                                                   | 17  |  |
| Figure 3 –                                                                                 | Equivalent surge impedance of the voltage circuit for the current injection                                                       | 19  |  |
| Figure 4 –                                                                                 | Reference lines of TRV with four-parameter for $k_{pp} = 1.5$                                                                     |     |  |
| Figuro 5                                                                                   | Performed lines of TPV with four parameter for $k_{pp} = 1.3$                                                                     |     |  |
| Figure 6 –                                                                                 | • Reference lines of TRV with four-parameter for $k_{pp} = 1,3$                                                                   | 23  |  |
| Figure 7 -                                                                                 | Making process – Basic time intervals                                                                                             | 26  |  |
| Figuro 9                                                                                   | Figure $r = \text{Making process} = \text{Dasic line intervals}$                                                                  |     |  |
|                                                                                            |                                                                                                                                   |     |  |
| Figure 9 –                                                                                 | Example of synthetic making circuit for out-of-phase tests                                                                        | 30  |  |
| Figure 10 – Example of synthetic making circuit for three-phase tests ( $k_{pp} = 1,5$ )31 |                                                                                                                                   |     |  |
| Figure 11 and three                                                                        | - Comparison of arcing time settings during three-phase direct tests (left) phase synthetic (right) for T100s with $k_{pp} = 1,5$ | 37  |  |

| Figure 12 – Comparison of arcing time settings during three-phase direct tests (left) and three-phase synthetic (right) for T100s with $k_{pp} = 1,3$                                                    | 38  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Figure 13 – Comparison of arcing time settings during three-phase direct tests (left) and three-phase synthetic tests (right) for T100a with $k_{pp} = 1,5$                                              | 41  |
| Figure 14 – Comparison of arcing time settings during three-phase direct tests (left) and three-phase synthetic tests (right) for T100a with $k_{pp} = 1,3$                                              | 42  |
| Figure 15 – Evaluation of recovery voltage during synthetic capacitive current switching testing                                                                                                         | 52  |
| Figure D.1 – Example of a three-phase current circuit with single-phase synthetic injection                                                                                                              | 71  |
| Figure D.2 – Representation of the testing conditions of Table D.1                                                                                                                                       | 73  |
| Figure D.3 – Representation of the testing conditions of Table D.2                                                                                                                                       | 75  |
| Figure D.4 – Representation of the testing conditions of Table D.3                                                                                                                                       | 77  |
| Figure D.5 – Representation of the testing conditions of Table D.4                                                                                                                                       | 79  |
| Figure D.6 – Representation of the testing conditions of Table D.5                                                                                                                                       | 82  |
| Figure D.7 – Representation of the testing conditions of Table D.6                                                                                                                                       | 84  |
| Figure D.8 – Representation of the testing conditions of Table D.7                                                                                                                                       | 86  |
| Figure D.9 – Representation of the testing conditions of Table D.8                                                                                                                                       | 88  |
| Figure E.1 – Example of graphical representation of the tests shown in Table E.6                                                                                                                         | 97  |
| Figure E.2 – Example of graphical representation of the tests shown in Table E.7 and Table E.8                                                                                                           | 99  |
| Figure F.1 – Three-phase synthetic combined circuit                                                                                                                                                      | 115 |
| Figure F.2 – Waveshapes of currents, phase-to-ground and phase-to phase voltages during a three-phase synthetic test (T100s; $k_{pp} = 1.5$ ) performed according to the                                 |     |
| three-phase synthetic combined circuit                                                                                                                                                                   | 116 |
| Figure F.3 – Three-phase synthetic circuit with injection in all phases for $k_{pp} = 1,5$                                                                                                               | 117 |
| phase synthetic test (T100s; $k_{pp} = 1,5$ ) performed according to the three-phase synthetic circuit with injection in all phases                                                                      | 118 |
| Figure E 5 – Three-phase synthetic circuit for terminal fault tests with $k_{pp} = 1.3$                                                                                                                  |     |
| (current injection method)                                                                                                                                                                               | 119 |
| Figure F.6 – Waveshapes of currents and phase-to-ground voltages during a three-phase synthetic test (T100s; $k_{DD} = 1,3$ ) performed according to the three-phase                                     |     |
| synthetic circuit shown in Figure F.5.                                                                                                                                                                   | 120 |
| Figure F.7 – TRV voltages waveshapes of the test circuit described in Figure F.5                                                                                                                         | 121 |
| Figure G.1 – Example of a test circuit for unit testing (circuit-breaker with interaction due to gas circulation)                                                                                        | 123 |
| Figure G.2 – Oscillogram corresponding to Figure G.1 – Example of the required TRVs to be applied between the terminals of the unit(s) under test and between the live parts and the insulated enclosure | 124 |
| Figure G.3 – Example of test circuit using two voltage circuits for breaking tests                                                                                                                       | 125 |
| Figure G.4 – Example of test circuit using two voltage circuits for breaking tests                                                                                                                       | 126 |
| Figure G.5 – Example of a synthetic test circuit for unit testing (if unit testing is allowed as per 7.102.4.2 of IEC 62271-100:2021)                                                                    | 127 |
| Figure G.6 – Oscillogram corresponding to Figure G.3 – Example of the required TRVs to be applied between the terminals of the unit(s) under test and between the live parts and the insulated enclosure | 128 |
|                                                                                                                                                                                                          |     |

| Figure G.7 – Example of a capacitive current injection circuit with enclosure of the circuit-breaker energized                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure G.8 – Example of a capacitive synthetic circuit using two power-frequency circuits and with the enclosure of the circuit-breaker energized                                         |
| Figure G.9 – Example of a capacitive synthetic current injection circuit – Unit testing on half a pole of a circuit-breaker with two units per pole – Enclosure energized with DC voltage |
| Figure G 10 – Example of a synthetic making circuit for out-of-phase tests $132$                                                                                                          |
| Figure H 1 – Example of a re-ignition circuit diagram for prolonging arc-duration 133                                                                                                     |
| Figure H $2$ – Example of waveforms obtained during a symmetrical test using the                                                                                                          |
| circuit in Figure H.1                                                                                                                                                                     |
| Figure I.1 – Power-frequency circuits in parallel138                                                                                                                                      |
| Figure I.2 – Current injection circuit139                                                                                                                                                 |
| Figure I.3 – Power-frequency current injection circuit140                                                                                                                                 |
| Figure I.4 – Current injection circuit, recovery voltage applied to both terminals of the circuit-breaker                                                                                 |
| Figure I.5 – Current injection circuit with decay compensation142                                                                                                                         |
| Figure I.6 – LC oscillating circuit                                                                                                                                                       |
| Figure I.7 – Inrush making current test circuit144                                                                                                                                        |
| Figure J.1 – Test circuit to verify re-ignition behaviour of the making and breaking unit using current injection method                                                                  |
| Figure J.2 – Test circuit to verify re-ignition behaviour of the making and breaking unit148                                                                                              |
| Figure J.3 – Test circuit on the resistor switch149                                                                                                                                       |
| Figure J.4 – Example of test circuit for capacitive current switching tests on the making and breaking unit                                                                               |
| Figure J.5 – Example of test circuit for capacitive current switching tests on the resistor switch                                                                                        |
| Figure K.1 – Example of combined current and voltage injection circuit with application of full test voltage to earth                                                                     |
| Figure K.2 – Example of combined current and voltage injection circuit with separated application of test voltage                                                                         |
| Table 1 – Tolerances and limits required during the high-current interval                                                                                                                 |
| Table 2 – Test circuits for test duties 1100s and 1100a                                                                                                                                   |
| Table 3 – Test parameters during three-phase interruption for test-duties 110, 130, T60 and T100s, $k_{pp} = 1,5$ 21                                                                      |
| Table 4 – Test parameters during three-phase interruption for test-duties T10, T30, T60 and T100s, $k_{pp} = 1.3$                                                                         |
| Table 5 – Test parameters during three phase interruption for test-duties T10, T30, T60 and T100s, $k_{pp} = 1,2$                                                                         |
| Table 6 – Symbols and abbreviated terms used for operation during synthetic tests                                                                                                         |
| Table 7 – Synthetic test methods for test duties T10, T30, T60, T100s, T100a, SP, DEF, OP and SLF46                                                                                       |
| Table A.1 – Corrected TRV values for the first-pole-to-clear for $k_{DD} = 1.3$ and                                                                                                       |
| f <sub>r</sub> = 50 Hz54                                                                                                                                                                  |
| Table A.2 – Corrected TRV values for the first-pole-to-clear for $k_{DD} = 1,3$ and                                                                                                       |
| f <sub>r</sub> = 60 Hz                                                                                                                                                                    |

| Table A.3 – Corrected TRV values for the first-pole-to-clear for $k_{pp} = 1,5$ and $f_r = 50$ Hz                              | 57       |
|--------------------------------------------------------------------------------------------------------------------------------|----------|
| Table A.4 – Corrected TRV values for the first-pole-to-clear for $k_{pp} = 1,5$ and $f_r = 60$ Hz                              | 58       |
| Table A.5 – Corrected TRV values for the first-pole-to-clear for $k_{pp} = 1,2$ and $f_r = 50$ Hz                              | 58       |
| Table A.6 – Corrected TRV values for the first-pole-to-clear for $k_{pp} = 1,2$ and $f_r = 60$ Hz                              | 59       |
| Table A.7 – Percentage of DC component and $di/dt$ at current zero for first-pole-to-<br>clear for $f_{\Gamma} = 50$ Hz        | 59       |
| Table A.8 – Percentage of DC component and $di/dt$ at current zero for first-pole-to-<br>clear for $f_{f} = 60$ Hz             | 60       |
| Table B.1 – Tolerances on test quantities for type tests<br>Table D.1 – Demonstration of arcing times for $k_{pp} = 1,5$       | 67<br>72 |
| Table D.2 – Alternative demonstration of arcing times for $k_{DD} = 1,5$                                                       | 74       |
| Table D.3 – Demonstration of arcing times for $k_{pp} = 1,3$                                                                   | 76       |
| Table D.4 – Alternative demonstration of arcing times for $k_{pp} = 1,3$                                                       | 78       |
| Table D.5 – Demonstration of arcing times for $k_{pp} = 1,5$                                                                   | 81       |
| Table D.6 – Alternative demonstration of arcing times for $k_{pp} = 1,5$                                                       | 83       |
| Table D.7 – Demonstration of arcing times for $k_{pp} = 1,3$                                                                   | 85       |
| Table D.8 – Alternative demonstration of arcing times for $k_{pp} = 1,3$                                                       | 87       |
| Table D.9 – Procedure for combining $k_{pp}$ = 1,5 and 1,3 during test-duties T10, T30, T60 and T100s(b)                       | 89       |
| Table D.10 – Procedure for combining $k_{pp} = 1,5$ and 1,3 during test-duty T100a                                             | 90       |
| Table E.1 – Test procedure for $k_{pp}$ = 1,5 and 2,5                                                                          | 92       |
| Table E.2 – Test procedure for $k_{pp}$ = 1,3 and 2,0                                                                          | 93       |
| Table E.3 – Simplified test procedure for $k_{pp}$ = 1,3 and 2,0                                                               | 94       |
| Table E.4 – Test procedure for $k_{pp} = 1,2$                                                                                  | 95       |
| Table E.5 – Simplified test procedure for $k_{pp} = 1, 2$                                                                      | 95       |
| Table E.6 – Test procedure for asymmetrical currents for $k_{pp} = 1,5$                                                        | 96       |
| Table E.7 – Test procedure for asymmetrical currents for $k_{pp} = 1,3$                                                        | 98       |
| Table E.8 – Test procedure for asymmetrical currents for $k_{pp} = 1,2$                                                        | 100      |
| Table E.9 – Procedure for combining $k_{pp}$ = 1,3 and 1,5 for test-duties T10, T30, T60 and T100s(b)                          | 101      |
| Table E.10 – Procedure for combining $k_{pp} = 2,0$ and 2,5 for test-duties OP1 and OP2(b)                                     | 102      |
| Table E.11 – Procedure for combining $k_{pp}$ = 1,5 and 1,3 for test-duty T100a                                                | 103      |
| Table E.12 – Required test parameters for different asymmetrical conditions in the case of $k_{pp} = 1,5, f_r = 50 \text{ Hz}$ | 104      |

| 106 |
|-----|
| 108 |
| 109 |
| 111 |
| 113 |
|     |

# INTERNATIONAL ELECTROTECHNICAL COMMISSION

# HIGH-VOLTAGE SWITCHGEAR AND CONTROLGEAR -

# Part 101: Synthetic testing

# FOREWORD

- 1) The International Electrotechnical Commission (IEC) is a worldwide organization for standardization comprising all national electrotechnical committees (IEC National Committees). The object of IEC is to promote international co-operation on all questions concerning standardization in the electrical and electronic fields. To this end and in addition to other activities, IEC publishes International Standards, Technical Specifications, Technical Reports, Publicly Available Specifications (PAS) and Guides (hereafter referred to as "IEC Publication(s)"). Their preparation is entrusted to technical committees; any IEC National Committee interested in the subject dealt with may participate in this preparatory work. International, governmental and non-governmental organizations liaising with the IEC also participate in this preparation. IEC collaborates closely with the International Organization for Standardization (ISO) in accordance with conditions determined by agreement between the two organizations.
- 2) The formal decisions or agreements of IEC on technical matters express, as nearly as possible, an international consensus of opinion on the relevant subjects since each technical committee has representation from all interested IEC National Committees.
- 3) IEC Publications have the form of recommendations for international use and are accepted by IEC National Committees in that sense. While all reasonable efforts are made to ensure that the technical content of IEC Publications is accurate, IEC cannot be held responsible for the way in which they are used or for any misinterpretation by any end user.
- 4) In order to promote international uniformity, IEC National Committees undertake to apply IEC Publications transparently to the maximum extent possible in their national and regional publications. Any divergence between any IEC Publication and the corresponding national or regional publication shall be clearly indicated in the latter.
- 5) IEC itself does not provide any attestation of conformity. Independent certification bodies provide conformity assessment services and, in some areas, access to IEC marks of conformity. IEC is not responsible for any services carried out by independent certification bodies.
- 6) All users should ensure that they have the latest edition of this publication.
- 7) No liability shall attach to IEC or its directors, employees, servants or agents including individual experts and members of its technical committees and IEC National Committees for any personal injury, property damage or other damage of any nature whatsoever, whether direct or indirect, or for costs (including legal fees) and expenses arising out of the publication, use of, or reliance upon, this IEC Publication or any other IEC Publications.
- 8) Attention is drawn to the Normative references cited in this publication. Use of the referenced publications is indispensable for the correct application of this publication.
- 9) Attention is drawn to the possibility that some of the elements of this IEC Publication may be the subject of patent rights. IEC shall not be held responsible for identifying any or all such patent rights.

International Standard IEC 62271-101 has been prepared by subcommittee 17A: Switching devices, of IEC technical committee 17: High-voltage switchgear and controlgear.

This third edition cancels and replaces the second edition published in 2012 and Amendment 1:2017. This edition constitutes a technical revision.

This edition includes the following significant technical changes with respect to the second edition:

- a) alignment with the third edition of IEC 62271-100:2021;
- b) update this document with the last methods and techniques used for synthetic tests;

The text of this document is based on the following documents:

| FDIS          | Report on voting |  |
|---------------|------------------|--|
| 17A/1312/FDIS | 17A/1315/RVD     |  |

- 10 -

Full information on the voting for its approval can be found in the report on voting indicated in the above table.

The language used for the development of this International Standard is English.

This document was drafted in accordance with ISO/IEC Directives, Part 2, and developed in accordance with ISO/IEC Directives, Part 1 and ISO/IEC Directives, IEC Supplement, available at www.iec.ch/members\_experts/refdocs. The main document types developed by IEC are described in greater detail at www.iec.ch/standardsdev/publications.

This publication shall be read in conjunction with IEC 62271-100:2021, to which it refers. The numbering of the subclauses of Clause 7 is the same as in IEC 62271-100. However, not all subclauses of IEC 62271-100 are addressed; merely those where synthetic testing has introduced changes.

A list of all the parts in the IEC 62271 series, under the general title *High-voltage switchgear* and controlgear, can be found on the IEC website.

The committee has decided that the contents of this document will remain unchanged until the stability date indicated on the IEC website under webstore.iec.ch in the data related to the specific document. At this date, the document will be

- reconfirmed,
- withdrawn,
- replaced by a revised edition, or
- amended.

The contents of the corrigendum of October 2021 have been included in this copy.

IMPORTANT – The 'colour inside' logo on the cover page of this publication indicates that it contains colours which are considered to be useful for the correct understanding of its contents. Users should therefore print this document using a colour printer.

# Part 101: Synthetic testing

## 1 Scope

This part of IEC 62271 mainly applies to AC circuit-breakers within the scope of IEC 62271-100. It provides the general rules for testing AC circuit-breakers, for making and breaking capacities over the range of test duties described in 7.102 to 7.111 of IEC 62271-100:2021, by synthetic methods.

It has been proven that synthetic testing is an economical and technically correct way to test high-voltage AC circuit-breakers according to the requirements of IEC 62271-100 and that it is equivalent to direct testing.

The methods and techniques described are those in general use. The purpose of this document is to establish criteria for synthetic testing and for the proper evaluation of results. Such criteria will establish the validity of the test method without imposing restraints on innovation of test circuitry.

### 2 Normative references

The following documents are referred to in the text in such a way that some or all of their content constitutes requirements of this document. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies.

IEC 62271-100:2021, High-voltage switchgear and controlgear – Part 100: Alternating-current circuit-breakers

frequency) are obtained wholly or in part from one or more separate sources (voltage circuits)